

**International Journal of Engineering & Technology** 

Website: www.sciencepubco.com/index.php/IJET

Research paper



# Performance evaluation of heuristic algorithms in floor planning for ASIC design

S. Nazeer Hussain, K Hari Kishore

Department of ECE, Koneru Lakshmaiah Educational Foundation, Vaddeswaram, Guntur, Andhra Pradesh, India-522502 \*Corresponding author E-mail: nazeerhussain45@gmail.com

#### Abstract

A study on physical design of VLSI Floor planning is discussed using optimization techniques for betterment in performance of VLSI chip. Floor planning in VLSI is considered to be a Non Polynomial problem. Such problems can be solved using computations. The initial step in floor plan is the representation of floor plan design. The floor plan representations show greater impact on the search space and the complexity of the floor plan design. The objective of this paper is to study different algorithms that addresses the problem of handling alignment constraints such as good placement, optimum area and short run time. Different heuristic and meta-heuristic algorithms are proposed and suggested by many researchers for solving the VLSI Floor plan problem. In this paper Simulated Annealing algorithm, Ant Colony Algorithm, Tabu search and Genetic algorithms are discussed.

Keywords: VLSI Floor plan, SA, Tabu search, ACO, GA

# 1. Introduction

With the rapid changes and improvements in the technology, the complexity of the design of circuits is getting increasing and the area occupying larger area hence the physical design plays a vital role in circuit designing. Physical design starts with initial step Floor Planning which should determine dimensions of blocks and locations where these blocks to be placed in a chip putting the objective of minimum area and interconnect wire lengths. The floor plan determines the size and complexity of transformation between the floor plan and its representation. VLSI Floor plan is considered to be a NP Hard problem. As number of blocks increases, it is very difficult to find optimum solution to



VLSI meets the desired floor plan representation. The quality of floor planning depends on its representation. The figure shows the design flow of VLSI system. The design process consists of various design steps like, system specifications, architectural design, physical design, verification etc.



Copyright © 2017 Authors. This is an open access article distributed under the <u>Creative Commons Attribution License</u>, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

#### 1.1 Explanation of physical design flow process

This paper mainly concentrates on the physical design process. Physical design:

In this processing stage, the geometric representations of the components like fixed shapes, sizes are assigned spatial locations and a suitable routing connections are made to achieve optimal area. As a consequence of this process, it results in a set of manufacturing specifications which need to be verified subsequently [1].

The physical design process is again divided into number of sub parts like, partitioning, Floor planning, placement, routing etc.

Partitioning is a process of decomposing a circuit into several sub circuits of manageable size.

Floor plan is used to estimate size, performance, and reliability of VLSI chips. The goal of VLSI floor planning is to allocate space for the modules in such a way that no two modules overlaps with one another in the chip.

Placement step is used to assign circuit components to locations in the chip according to their geometrics. In standard cell array method of design components have same width and in macro cell design method components have different sizes and are placed invariably. The objective of placement is to mineralize the entire layout area of the chip.



Fig. 2: Physical Design Flow of VLSI

Routing process tries to determine the way of interconnecting different modules available on the chip in terms of global and detailed routing methods.

Physical design directly shows impact on circuit performance, area, reliability, etc. for example, performance of chip affected with longer routes since long routes introduces noticeably longer delays. Area of the chip affected with the uneven placement of the components and so on.

#### **1.2 Importance of Optimization**

Rising technological necessities in addition to the extensive acceptance of sophisticated microelectronic devices have produced an extraordinary demand for large scale, complex, and integrated circuits. Reaching these demands required technological improvements in materials and processing equipment, noteworthy increases in the number of individuals involved in the design of integrated circuit, and an increased importance on efficiently utilizing the computer to aid in the design. Physical design is an optimization problem which is a complex one with several different objectives such as minimizing wirelength, chip area, and Vias. Common goals of optimization are to improve the performance, reliability etc.

The process of minimizing or maximizing a function related to a set which often represents a range of options available in particular situation. Minimum cost, minimum error, maximum profit etc are some of the applications when optimization is used.

#### 1.3 Overview of Existing Optimization Algorithms

Floor planning helps in determining the position/locations of the modules, in order to achieve minimum area and minimum wirelength. Different representation methods use different heuristic and meta-heuristic algorithms. Some examples of heuristic and meta-heuristic optimization algorithms are Simulated Annealing, Tabu search, Ant colony, Genetic algorithm.

#### 1.4 Simulated Annealing Algorithm

Simulated annealing algorithm was proposed by Kirkp atrick, 1980's; Gellat & Vecchi between 1982 – 1983 and by Cerny in 1985. The motivation for Simulated Annealing approach is to find the optimum solution based on the correlation among the physical annealing (hardening) process of solids and the problem of solving large combinatorial optimization problem.

Annealing process involves achieving a solid's bottom state by melting it at higher temperature, and slowly lowering the temperature (annealing), particles position themselves in the ground state [4].

- First metal heating is done at a very high temperature.
- Crystal is formed as the temperature decreases.
- Higher energy state is obtained by decreasing the temperature very slowly.

The procedure of Simulated Annealing is given figure.



Fig. 3: Simulated Annealing

#### 1.5 Tabu Search Algorithm



Fig. 5: Genetic Algorithm Flow Chart

Tabu search (TS) is one of the meta-heuristic approach for the problem of floor planning with non-slicing constraints. It comes into the category of iterative heuristics that are meant for providing solutions combinatorial optimization problems. It is a simplification of local search that hunts for the best change in the neighborhood of the current solution. Nevertheless, , TS does not get trapped in local optima like local search since it correspondingly agree to take bad moves if they are projected to lead unvisited solutions [3].

#### 1.6 Ant Colony Opitimization Algorithm

Ant Colony (AC) Optimization is a population based optimization that is used to find optimum solution for complex optimization problems. The Ant colony algorithm has three stages, initialization, construction and feedback. The initialization stage involves setting up the parameters like number of Ants and number of colonies. The construction phase involves the path construction based on pheromone concentration. The feedback stage includes the extraction and reinforcement of ants travelling experiences during path searching [5].



Fig. 4: Ant Colony Optimization Flow

The TSP also has a vital role in ACO search, finding the shortest distance in the middle of the Source and food. As seen in the flowchart given, initially the parameters are to be set. Select any city and construct path and ant moves to the selected city, if the distance achieved is small then stop the criteria otherwise update value and repeat the steps from setting parameters again.

#### **1.7 Genetic Algorithm**

The problem of achieving minimum area and minimum wirelength is solved using the Genetic algorithm. In this genetic algorithms. The working flow of Genetic algorithm is as shown below:

Genetic algorithm process flow:

- Consider the total population
- Select the best population of chromosomes
- Calculate the fitness function
- Mutation is applied to change the fitness value
- Cost calculation is done for every iteration

If cost is minimum, then current populationis treated as optimized result.

• Otherwise, this procedure continues until it gives a desired result.

# 2. Literature Survey

In 2016, k Sivasubramanian et al. [6] proposed a technique that concentrates on the reduction of area as an improvised harmony search algorithm and Twin memory Harmony search algorithm for VLSI floor planning. These two memories are initializes with HMS randomly generated. The results presented by this paper showed that the proposed algorithm THMS reduces different parameters like area, wire length, time.

In 2015, B.Premalatha et al. [7] proposed a new method for minimizing the wire length in FPGA Placement. In this, an different version of Particle Swarm Optimization algorithm called (ARPSO) "Attractive and Repulsive Particle Swarm Optimization Algorithm". In ARPSO algorithm, the updating of velocity values is carried out depending on Diversity factor D. The simulation results shows that proposed ARPSO algorithm is capable of optimized placement in FPGAs with minimal wire length.

In 2015, G Karimi et al. [8] introduced a technique for the placement of different sized modules in VLSI circuit design using "Multi Objective Particle Swarm Optimization, the author concentrated on reduction of cost function and wire length. The proposed algorithm was executed with the help of MATLAB and applied it for n100, n200 and n300 to GSRC benchmarks and achieved better run times and reduced overlap occurrence as well as wire length.

In 2015, D Gracia Nirmala Rani et al. [9] presented a novel differential evolution based optimization algorithm for nonslicable floor planning in VLSI. The floorplan structure is constructed using B\*tree representation by taking feasible alignment constraint into consideration. The experiment results are placed as a table of comparison of algorithms SA, ESA, HAS, HGA and DE by taking area as parameter. All the algorithms are implemented on MCNC benchmark circuits and has generated promising results in placement.

In 2014, Shanavas et al. [10] proposed an algorithm for finding optimum solution for VLSI physical design Automation. The authors used Hybrid Genetic algorithm for finding solution. In this article the authors compiled entire physical design computations individually. Genetic Algorithm is used for global optimization. Simulated Annealing for local optimization. The results are formulated as tables with comparison of partitioning optimization using GA with Hybrid algorithms and floor planning optimization using GA with Hybrid algorithms. Placement optimization of Simulated Annealing compared with hybrid algorithms. Routing optimization of Simulated Annealing compared with hybrid algorithms. In 2013, Xi Chen et al. [11] presented a concept regularity constrained floor planning where they have used Half Perimeter Wire Length (HPWL) model for estimation of wire length and area. This paper discusses about Longest Common Subsequence (LCS) packing algorithm that treats pre packed array blocks as a big block. The floor planning algorithms were implemented in c++ and the results were produced on MCNC benchmark circuits.

In 2013, Deen Md Abdullah et al, [12] introduced clonal selection algorithm for VLSI Floor planning Design. The authors considered preliminaries as floor plan representation, normalized polish expression, floor plan cost, cost function, artificial immune system, clonal selection algorithm. The results are tabulated with standard MCNC and GSRC benchmark in circuits.

In 2013, D Gracia Nirmala Rani et al. [13] a study on B\*tree based evolutionary algorithms for optimization in VLSI floor planning. In this paper different optimization algorithms were discussed for floor planning like Fast Simulated Annealing, Simulate annealing embedded in tabu search, evolutionary and simulated annealing, Hybrid genetic algorithm, differential evolutionary algorithm. All these algorithms are compared by implementing on MCNC benchmark circuits.

In 2013, P Sivaranjani et al. [14] presented method of analyzing the performance of Floor planning in VLSI with the help of evolutionary algorithms. The paper discusses about different optimization algorithms like Particle Swarm Optimization, Hybrid Particle Swarm Optimization, Genetic Algorithm to achieve better placement results. The performance of algorithms is carried out on standard MCNC benchmark circuits by implementing the programs in MATLAB.

In 2012, T. Singha et al. [15] presented an approach based on genetic algorithm for solving VLSI non-slicing floor planning problems. B\* Tree structure is used to represent non slicing floor planning. Authors mentioned this approach of new genetic algorithm as Iterative Prototypes Optimization with Evolved Improvement (POEMS) algorithm. In this algorithm, Genetic algorithm is used to perform local search and it mainly focused on optimization of execution time of algorithm.

In 2011, P Hoyingcharoen et al. [16] proposed fault tolerance in sensor placement optimization using genetic algorithm. The paper aims to give minimum detection probability guaranteed. The authors have pointed the scenarios where sensor nodes fail as evaluator for fault tolerance as well as to use smallest number of sensor nodes to attain minimum detection probability even when some sensor nodes fails to function.

In 2011, Yiqiang Sheng et al. [17] proposed relay race algorithm with which the module placement in VLSI with minimum area to be achieved. The paper also presents comparison of Genetic algorithm, simulated annealing algorithm and the proposed relay race algorithm by which the worst cases of multi objective placement is shown. The experiments were conducted on standard MCNC ami49 benchmark circuit in which 50% improved performance in run time is observed.

In 2010 Jianli Chen et al, [18] shown comparative results of Hybrid genetic algorithm, mDA, Genetic algorithm and memetic algorithm for non slicing hard module VLSI floor planning with B\*Tree representation. The results were shown based on MCNC benchmark circuits performance with HGA. In the results, it has shown that the area of circuit is reduced using Hybrid genetic algorithm.

In 2008, Guolong Chen et al. [19] presented a new technique in which integer coding based on module number is adapted. Algorithm used in this paper is Discrete Particle Swarm optimization with mutation and crossover operators of genetic algorithm incorporated into it for giving better optima. The authors have presented comparison of Simulated Annealing with B\*Tree representation, Particle Swarm intelligence and DPSO algorithms. The experiments employed MCNC and GSRC benchmark circuits and the proposed algorithm gave good result in placement by avoiding solution falling into local minima.

# **3.** Experimental investigation of above algorithms

In ASIC design process, there is a need to find out performance of the layout. The key objective of Floor planning is to minimize the area of the chip as well as the delay. This can be achieved by proper placing of the logic blocks. Therefore it is important to predict the interconnections and thereby interconnection delay before the completion of actual routing. Normally it is difficult to predict the interconnects without knowing the source and destination blocks. In this brief, at the floor planning stage, we have got minimum solution for a system with 20 logic blocks. The experimentation has been carried out for 20 blocks with 50 iterations using MATLAB technical computing language. After simulation, the results are shown in figures 1-4. The distribution starts by randomly selecting one block as the reference leading to a routing process based on the condition that every block is arrived at. The best solutions for arranging the blocks randomly in the specified area are achieved for different algorithms. Among the discussed algorithms Genetic Algorithm is giving promising results which are tabulated in the table 1.



Fig. 5: Simulated Annealing



Fig. 6: Tabu Search



Fig. 7: Ant Colony Algorithm



Fig. 8: Genetic Algorithm

| Table 1: Comparison of algorithms for 20 blocks |           |        |        |           |  |  |  |  |
|-------------------------------------------------|-----------|--------|--------|-----------|--|--|--|--|
| Optimization                                    | Simulated | Tabu   | Ant    | Genetic   |  |  |  |  |
| methods                                         | Annealing | search | Colony | Algorithm |  |  |  |  |

395.4348

90.90

65.70

| The above statistics | predicts | the location | of logic | blocks | and | their |
|----------------------|----------|--------------|----------|--------|-----|-------|
| minimum wire lengt   | h.       |              |          |        |     |       |

## 4. Conclusion

441.05

me

Best Solution

In this paper, we have carried out a study on physical design floor planning problem in VLSI. The idea behind this study is to achieve minimum area and wire length while placing the modules in the chip design under floor planning process. The experimental investigation is carried out for 20 blocks with 50 iterations, Genetic algorithm has shown the promising results when compared to the other methods (Simulated annealing, Tabu search, Ant Colony) which were discussed in this paper. Hence these results motivate the researchers to do modifications in the available Genetic algorithm to achieve the results for multiple units.

## References

- Andrew B. Kahng Jens Lieni Igor L. MarkovJin Hu"VLSI [1] Physical Design: From Graph Partitioning to Timing Closure" springer,2011.
- Randall L. Geiger "VLSI Design Techniques for Analog [2] and Digital Circuits", McGraw-Hill Book Company, 1990
- [3] H. Ninomiya K. Numayama H. Asai "Two-staged Tabu Using Search for Floorplan Problem O-Tree Representation", proceedings of IEEE Congress on Evolutionary Computation, Vancouver 2006.
- [4] P.J.M Laarhoven & E. Aarts, "Simulated annealing: Theory and applications", 1987 Dorigo M, Di Caro G, Gambardella LM. Ant algorithms for discrete optimization. Artificial Life 1999;5(2):137-72

- Cordon, F Herrera, T Stutzle, "A review on Ant Colony [5] Optimization Metaheuristic: Basis, Models and New Trrends".2002.
- K. Sivasubramanian, Dr. K. B. Jayanthi ,"Voltage-Island based [6] Floorplanning in VLSI for Area Minimization using Metaheuristic Optimization Algorithm", International Journal of Applied Engineering Research ISSN 0973-4562 Volume 11, Number 5 (2016) pp 3469-3477
- B. Premalatha, Dr. S. Umamaheswari "Attractive and Repulsive [7] Particle Swarm Optimization Algorithm Based Wirelength Minimization in FPGA Placement", International journal of VLSI system design and Communcation systems, vol.03, july 2015
- [8] Gholamreza Hosna Akbarpour and Karimi, Arash Sadeghzadeh,"Multi Objective Particle Swarm Optimization based Mixed Size Module Placement in VLSI Circuit Design", Appl. Math. Inf. Sci. 9, No. 3, 1485-1492 (2015)
- D. Gracia Nirmala Rani, S. Rajaram, "A novel differential [9] evolution based optimization algorithm for Non-Sliceable VLSI floorplanning", IJST (2015) 39A3 (Special issue): 375-382
- [10] Hameem Shanavas, R. K. Gnanamurthy "Optimal Solution for VLSI Physical Design Automation Using Hybrid Genetic Algorithm" Hindawi Publishing Corporation Mathematical Problems in Engineering Volume 2014.
- Xi Chen, Jiang Hu, Ning Xu "Regularity-constrained [11] floorplanning for multi-core processors", I NTEGRATION, the VLSI journal 47 (2014) 86-95.
- Deen Md Abdullah, Wali Md Abdullah Noor Mohammad Babu [12] Md. Momenul Islam Bhuiyan Kazi Munshimun Nabi M. Sohel Rahman,"VLSI Floorplanning Design using Clonal Selection Algorithm", International Conference on Informatics, Electronics & Vision (ICIEV) 2013.
- Gracia Nirmala Rani.D, Rajaram.S "Analysis And Design Of [13] VLSI Floorplanning Algorithms For Nano-Circuits" Advanced International Journal of Engineering Technology.2013.
- [14] P.Sivaranjani, K.K.Kawya ,"Performance Analysis of VLSI Floor planning using Evolutionary Algorithm", International Journal of Computer Applications (0975-8887),2013
- [15] T. Singha, H. S. Dutta, M. De, "Optimization of Floor-planning using Genetic Algorithm", Procedia Technology 4 (2012) 825 - 829.
- Pakpoom Hoyingcharoen, Wiklom Teerapabkajorndet "Fault [16] Tolerant Sensor Placement Optimization with Minimum Detection Probability guaranteed", 8th International Workshop on the Design of Reliable Communication Networks (DRCN), 2011.
- [17] Yiqiang Sheng, Atsushi Takahashi, Shuichi Ueno "RRA-Based Multi-Objective Optimization to Mitigate the Worst Cases of IEEE 9th International Conference on ASIC Placement". (ASICON), 2011.
- Jianli Chen, Wenxing Zhu, "A Hybrid Genetic Algorithm for [18] VLSI Floorplanning", IEEE International Conference on Intelligent Computing and Intelligent Systems (ICIS), 2010.
- [19] Guolong Chen, Wenzhong Guo, Hongju Cheng, Xiang Fen, Xiaotong Fang, "VLSI Floorplanning Based on Particle Swarm Optimization", 3rd International Conference on Intelligent System and Knowledge Engineering,2008
- Dr. Seetaiah Kilaru, Hari Kishore K, Sravani T, Anvesh [20] Chowdary L, Balaji T "Review and Analysis of Promising Technologies with Respect to fifth Generation Networks", 2014 First International Conference on Networks & Soft Computing, ISSN:978-1-4799-3486-7/14,pp.270-273,August2014.
- Meka Bharadwaj, Hari Kishore "Enhanced Launch-Off-Capture [21] Testing Using BIST Designs" Journal of Engineering and Applied Sciences, ISSN No: 1816-949X, Vol No.12, Issue No.3, page: 636-643, April 2017.
- [22] N Bala Dastagiri, Kakarla Hari Kishore "Reduction of Kickback Noise in Latched Comparators for Cardiac IMDs" Indian Journal of Science and Technology, ISSN No: 0974-6846, Vol No.9, Issue No.43, Page: 1-6, November 2016.
- A Murali, K Hari Kishore, D Venkat Reddy "Integrating [23] FPGAs with Trigger Circuitry Core System Insertions for Observability in Debugging Process" Journal of Engineering and Applied Sciences, ISSN No: 1816-949X, Vol No.11, Issue No.12, page: 2643-2650, December 2016.
- [24] Mahesh Mudavath, K Hari Kishore "Design of CMOS RF Front-End of Low Noise Amplifier for LTE System Applications Integrating FPGAs" Asian Journal of Information Technology, ISSN No: 1682-3915, Vol No.15, Issue No.20, page: 4040-4047, December 2016.

- [25] P Bala Gopal, K Hari Kishore, B.Praveen Kittu "An FPGA Implementation of On Chip UART Testing with BIST Techniques", International Journal of Applied Engineering Research, ISSN 0973-4562, Volume 10, Number 14, pp. 34047-34051, August 2015
- [26] S Nazeer Hussain, K Hari Kishore "Computational Optimization of Placement and Routing using Genetic Algorithm" Indian Journal of Science and Technology, ISSN No: 0974-6846, Vol No.9, Issue No.47, page: 1-4, December 2016.
- [27] N Bala Gopal, K Hari Kishore "Analysis of Low Power Low Kickback Noise in Dynamic Comparators in Pacemakers" Indian Journal of Science and Technology, ISSN No: 0974-6846, Vol No.9, Issue No.44, page: 1-4, November 2016.
- [28] T. Padmapriya and V. Saminadan, "Improving Throughput for Downlink Multi user MIMO-LTE Advanced Networks using SINR approximation and Hierarchical CSI feedback", International Journal of Mobile Design Network and Innovation- Inderscience Publisher, ISSN : 1744-2850 vol. 6, no.1, pp. 14-23, May 2015.
- [29] S.V.Manikanthan and K.srividhya "An Android based secure access control using ARM and cloud computing", Published in: Electronics and Communication Systems (ICECS), 2015 2nd International Conference on 26-27 Feb. 2015, Publisher: IEEE, DOI:10.1109/ECS.2015.7124833.
- [30] Rajesh, M., and J. M. Gnanasekar. "Path observationbased physical routing protocol for wireless ad hoc networks." International Journal of Wireless and Mobile Computing 11.3 (2016): 244-257.