(1)
Kathirvelu, M.; Bindu, H. Design and Implementation of Low Power, Area Efficient Full Adder for High Performance Digital Circuit Applications. IJET 2018, 7 (3.20), 584-587. https://doi.org/10.14419/ijet.v7i3.20.22946.