

**International Journal of Engineering & Technology** 

Website: www.sciencepubco.com/index.php/IJET

Research paper



# Design of ASIC Square Calculator Using AncientVedic Mathematics

Angshuman Khan<sup>1\*</sup>, Sudip Halder<sup>2</sup>, Shubhajit Pal<sup>3</sup>

<sup>1</sup>Dept. Of Electronics & Communication Engineering, University Of Engineering & Management, Jaipur, India <sup>2,3</sup>Dept. Of Electrical Engineering, University Of Engineering & Management, Jaipur, India \*Corresponding Author E-Mail:Angshumankhan2910@Gmail.Com

#### Abstract

This article includes a simple design of Vedic square calculator for Application Specific Integrated Circuit (ASIC). This is a straightforward and innovative design of Vedic calculator using only few basic digital logic gates. Among the all sutras and sub sutras of ancient Vedic mathematics, the sutra 'Urdhva Tiryagbyham' is used here for square calculation of two bits numbers which results in an effortless and faster method of square calculation than all the existing methods. The design and minimization of the circuit has been carried out to achieve a standard architecture that is the simplest too. Here Xilinx ISE software tool is used rigorously to simulate the architecture.

Keywords: Multiplier; Square calculator; Urdhva Tiryagbyham; Vedic mathematics.

# 1. Introduction

Multiplication is a basic mathematical operation for all processors. The squaring means self multiplication, i.e. multiplicand and multiplier are same. Lots of popular Vedic multipliers with verities of advantages and disadvantages are available and fascinated the interest of researchers. Thus designing a self multiplier or square calculator or squarer is of course a noteworthy attempt. In this article the ancient Vedic mathematics formula is used purposefully for the enhancement of calculation speed.

Many popular existing multipliers are there for different applications, like the digital processor's multipliers, named DSP multiplier [1]. A reduced bit UT-multiplier proposed in 2008 [2]. The array multiplier and UT-multiplier up to four bits discussed earlier [3]. A good approach of 64 bits squarer is projected already [4]. In 1951, the multiplication method of signed binary numbers has been discussed [5]. 32 bits multiplier for faster operation has been considered previously [6]. In 2004 the architecture of Overlay multiplier has already been taken care of [8]. EDA tool multiplier is also there in research of multipliers [9]. Several hardware implementations of different multipliers using Vedic concepts have also been anticipated. Area efficient NND multiplier using Vedic sutras have been implemented [10]. A comparison of hardware based conventional multipliers vs. Vedic multipliers is done [11]. A 32×32 bits multiplier and it's hardware implementation is done formerly [12]. Factorial calculator is also implemented earlier [13]. The matrix multiplier has already haggard the attention of the experimenter [14]. The multiplier model to multiply special numbers is also noteworthy here [15-16]. But among all discussed multipliers, the recent ASIC square calculator is well accepted [17].

A new modified architecture of recently proposed multiplier [17], which is the simplest and minimized one for square calculation, is designed here for Application Specific Integrated Circuit (ASIC). But the design proposed here includes only a few number of fundamental digital logic gates by successfully applying the concept of Vedic formula. In all probability this type of Vedic square calculator has not been implemented before. Popular ISE Xilinx software tool has been used for the confirmation of the proposed architecture.

# 2. Vedic Mathematics

Swami Bharati Krishna Tirtha (1884-1960), former Jagadguru Shankarachraya Maharaj selected a set of sixteen Sutras and thirteen Sub Sutras from 'Atharva Veda' [7]. Vedic mathematics is an 'Upa Veda' of 'Atharva Veda'. Vedic mathematics is advantageous in reducing the complexity of conventional methods and turns into simpler calculation technique. As the formulas and sub formulas resembles very closely the human brain functions, this is a very appealing field, not only for mathematicians but also for engineers [5]. The sutra 'Urdhva Tiryagbyham' ('UT') is used here to implement the proposed squarer. The sutra means 'vertically and crosswise' operations. Calculations become simpler by applying this formula in multiplication techniques [7]. The multiplication method using 'UT' sutra leads to lesser steps, space, and further reduces the calculation burden. The sutra has been efficiently used in this article.

# 3. Proposed Design

Two bits multiplier and two bits multiplicand numbers are multiplied here. The procedure of multiplication is discussed below. At first the least significant bits (LSBs) are multiplied (vertical) i.e. both the LSBs of multiplier and multiplicand is multiplied first to get least significant bit (LSB) of the resultant product.



Copyright © 2018 Authors. This is an open access article distributed under the <u>Creative Commons Attribution License</u>, which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

Second step is crosswise multiplication. The product of multiplicand's LSB bit to the multiplier's MSB bit is added up with the product of multiplicand's MSB bit to multiplier's LSB bit. This results second bit of the ensuing product and the generated carry in this step is forwarded to add in the output of next stage. In last step, it is again vertical. The multiplication of multipliermultiplicand's MSBs is done here. The result of this step is added with earlier step generated carry. This is the multiplication procedure for two bits numbers using the formula 'Urdhva Tiryagbyham'.



Fig. 1: Main Vedic multiplier

The parent circuit of multiplication using the above discussed method is shown in Fig. 1. Here multiplicand is A=A0A1 (two bits) and multiplier is B=B0B1 (two bits). The output P=P0P1P2P3 is four bits where carry C1 is coming from second step and carry (C2) in last step is the MSB of sum (P3).

The plan of Vedic calculator using the above described technique is proposed recently [17] and the architecture is shown in Fig. 2. Here two bits multiplicand is X = X0X1 and in parallel two bits multiplier is X = X0X1 as it is square calculator, hence self multiplier. Therefore the multiplier and multiplicand both are same (A= B = X).



Fig. 2: Recently proposed [17] architecture

The proposed ASIC Vedic calculator is the modified and minimized version of the above discussed architecture. The projected design (as shown in Fig. 3) contains of only two XOR gates and one AND gate unlike the recently proposed [17] squarer where two AND gates and two Half adders are used. Here the input is X=X0X1 (two bits) and the result is P=P0P1P2P3 (four bits).



Fig. 3: Proposed architecture

#### 4. Simulation Results

The output of proposed squarer or square-calculator has been tested fruitfully in Xilinx 14.1 Integrated Software Environment. The top module of proposed squarer in Xilinx ISE is shown in Fig. 4, where input is X = X0X1 and result is P = P0P1P2P3. The RTL schematic in this regard is shown in Fig. 5. The simulation report and the project status report of the squarer are exposed in Fig. 6 and Fig. 7 respectively. Fig. 8 is the snap-shot of device utilization summary of the simulation process which guaranteed the successful simulation of the calculator with no errors and warnings.



Fig. 4: Top module of proposed calculator



Fig. 5: RTL schematic of proposed calculator



Fig. 6: Simulation report of proposed calculator

| CAL_MODIFIED Project Status (03/25/2017 - 10:01:49) |                          |                       |             |  |  |
|-----------------------------------------------------|--------------------------|-----------------------|-------------|--|--|
| Project File:                                       | CALC_MODIFIED.xise       | Parser Errors:        | No Errors   |  |  |
| Module Name:                                        | CAL_MODIFIED             | Implementation State: | Synthesized |  |  |
| Target Device:                                      | xc3s500e-4fg320          | Errors:               | No Errors   |  |  |
| Product Version:                                    | ISE 14.1                 | Warnings:             | No Warnings |  |  |
| Design Goal:                                        | Balanced                 | Routing Results:      |             |  |  |
| Design Strategy:                                    | Xiinx Default (unlocked) | Timing Constraints:   |             |  |  |
| Environment:                                        | System Settings          | Final Timing Score:   |             |  |  |

Fig. 7: Project status report of proposed calculator

| Device Utilization Summary (estimated values) |      |           |             |    |
|-----------------------------------------------|------|-----------|-------------|----|
| Logic Utilization                             | Used | Available | Utilization |    |
| Number of Slices                              |      | 46        | 56          | 0% |
| Number of 4 input LUTs                        |      | 2 93      | 12          | 0% |
| Number of bonded IOBs                         |      | 5         | 32          | 2% |

Fig. 8: Device utilization summary

### 5. Comparisons

The projected Vedic square calculator has been designed here and it has been simulated successfully. With analysing the simulation report and device utilization summary of the proposed squarer, it has been compared to the popular already proposed [17] architecture as shown in TABLE I. The performance of the projected improved design exactly same as its main architecture [17], but advantage is that the area usage is very lesser as only 3 digital gates are sufficient to complete the design instead of 6 gates.

| Table 1: Comparison table |                          |                        |  |  |  |
|---------------------------|--------------------------|------------------------|--|--|--|
| Parameters                | Square Calculator        |                        |  |  |  |
|                           | Previously proposed [17] | Proposed in this paper |  |  |  |
| No. of gates              | 6                        | 3                      |  |  |  |
| No. of occupied           | Used/Available           | Used/Available         |  |  |  |
| slices                    | 1/4656                   | 1/4656                 |  |  |  |
|                           |                          |                        |  |  |  |
| No. of 4 input            | Used/Available           | Used/Available         |  |  |  |
| LUTs                      | 2/9312                   | 2/9312                 |  |  |  |
| No. of bonded             | Used/Available           | Used/Available         |  |  |  |
| IOBs                      | 6/232                    | 6/232                  |  |  |  |
|                           |                          |                        |  |  |  |

**T** 1 1 C

#### 6. Conclusion and Future Extent

The architecture of square calculator, the simulation, and comparison with existing recently proposed architecture [17] has been presented effectively. This circuit has lesser complexity and it occupies a smaller area compared to the existing multipliers, and in addition this is probably the simplest Vedic squarer till now.

However, this work can be expanded for 'n' bits squarer instead of merely two bits and may be implemented in FPGA kits also for hardware implementation.

#### References

- [1] K. K. Parhi (1999) "VLSI digital processing systems: design and implementation," Willy-India, ISBN: 978-0-471-24186-7.
- [2] Harpreet Singh Dhillon & Abhijit Mitra (2008) "A Reduced-Bit Multiplication Algorithm for Digital Arithmetic," World Academy of Science, Engineering and Technology, International Journal of Electronics and Communication Engineering, Vol. 2, No. 7, pp. 650-655.
- [3] C. Sheshavali & K. Niranjan Kumar (2013) "Design and implementation of vedic multiplier," International Journal of Engineering Research and Development, Vol. 8, Issue-6, pp. 23-28, e-ISSN: 2278-067X, p-ISSN: 2278-800X.
- [4] P. Saha, Deepak Kumar, Partha Bhattacharyya & Anup Dandapat (2014) "Design of 64-bit squarer based on vedic mathematics," Journal of Circuits, Systems, and Computers, Vol. 23, No. 7, p. 1450092-16, DOI: https://doi.org/10.1142/S0218126614500923.
- [5] A. D. Booth (1951) "A signed binary multiplication technique," Quarterly Journal of Mechanics and Applied Mathematics, Vol. 4, Issue-2, pp. 236–240, DOI: https://doi.org/10.1093/qjmam/4.2.236.
- [6] P. Saha, A. Banerjee, A. Dandapat, P. Bhattacharyya (2011) "Vedic mathematics based 32-bit multiplier design for high speed low

power processor", International Journal On Smart Sensing And Intelligent Systems, Vol. 4, No. 2, pp. 268-284, ISSN: 1178-5608.

- [7] Jagadguru Swami Sri Bharath, Krsna Tirathji, (1990) "Vedic mathematics or sixteen simple sutras from the vedas", Motilal Banarsidas Publishers, Varanasi (India), ISBN: 8120801636.
- [8] Himansh Thapliyal & M.B. Srinivas (2004) "High speed efficient N X N nit parallel hierarchical overlay multiplier architecture based on ancient indian vedic mathematics," *Transactions on Engineer*ing, Computing And Technology V2, pp.225-228, ISSN:1305-5313.
- [9] Pushpalata Verma (2012) "Design of 4x4 bit vedic multiplier using EDA tool", International Journal of Computer Applications (0975 - 888), Vol. 48, No. 20, pp.32-35.
- [10] R. Sridevi, Anirudh Palakurthi, Akhila Sadhula & Hafsa Mahreen (2013) "Design of a high speed multiplier (ancient vedic mathematics approach)", International Journal of Engineering Research, Vol.-2, Issue-3, pp. 183-186, ISSN: 2319-6890.
- [11] P. Meheta & D. Gawali (2009) "Conventional versus vedic mathematical method for hardwared implitation of a multiplier", Proceedings of IEEE International conferences on Advances in computing, control and telecommunication, Trivandam, Kerela, pp. 640-642, DOI: 10.1109/ACT.2009.162.
- [12] G. G. Kumar & V. Charishma (2013) "Design of high speed vedic multiplier using vedic mathematics technology", IJSR publications, Vol. 2, Issue-3, March, pp.1-5, ISSN: 2250-3153.
- [13] P. Saha, A. Banerjee, A. Dandapat & P. Bhattacharyya (2011) "ASIC design of a high speed low power circuit for factorial calculation using ancient vedic mathematics," Microelectronics Journal, 42, Vol. Issue-12, 1343-1352, DOI: pp. 10.1016/j.mejo.2011.09.001.
- [14] Prabir Saha, Arindam Banerjee, Partha Bhattacharyya & Anup Dandapat (2014) "Improved matrix multiplier design for high speed signal processing applications," IET circuits, devices & systems, Vol. 8, Issue-1, pp.27-37, DOI: 10.1049/iet-cds.2013.0117.
- [15] Angshuman Khan & Rupayan Das (2015) "Novel Approach of Multiplier Design using ancient Vedic Mathematics," Springer series of Advances in Intelligent Systems and Computing (AISC), Vol-340, pp.265-272, DOI: 10.1007/978-81-322-2247-7\_28.
- [16] Angshuman Khan, Souvik Saha, Asmita Chakraborty & Rupayan Das (2015) "Digital Multiplier to Multiply Special Integers using ancient Vedic Mathematics," International Conference on Inter Disciplinary Research in Engineering and Technology, pp. 209-213, ISBN: 978-81-929742-5-5.
- [17] A. Khan et al. (2017) "Robust high speed ASIC design of a vedic square calculator using ancient Vedic mathematics," 8th IEEE Annual Information Technology, Electronics and Mobile Communication Conference (IEMCON), Vancouver, BC, pp. 710-713, DOI: 10.1109/IEMCON.2017.8117240.